#### CMP301B/CMPN301: Computer Architecture



Mayada Hadhoud
Computer Engineering Department
Cairo University

# Agenda

- What is pipelining?
- Characteristics of pipelining
- Pipelining Hazards
  - Structural Hazard
  - Data Hazard
  - Control Hazard

# What Is A Pipeline?

 Pipelining is used by virtually all modern microprocessors to enhance performance by overlapping the execution of instructions.

# What Is Pipelining

- Laundry Example
- 4 persons each have one load of clothes to wash, dry, and fold
- Washer takes 30 minutes
- Dryer takes 40 minutes
- "Folder" takes 20 minutes



# What Is Pipelining



Sequential laundry takes 6 hours for 4 loads
If they learned pipelining, how long would laundry take?

# What Is Pipelining Start work ASAP



# What Is Pipelining

a

S

k

0

r

d

е

### **Pipelining Lessons**



- Pipelining doesn't help **latency** of single task, it helps **throughput** of entire workload
- Pipeline rate limited by slowest pipeline stage
- Multiple tasks operating simultaneously
- Potential speedup = Number pipe stages
- Unbalanced lengths of pipe stages reduces speedup
- Time to "fill" pipeline and time to "drain

## **Pipelining Theoretical Performance**

- An ideal pipeline divides a task into k independent sequential subtasks
  - Each subtask requires 1 time unit to complete
  - The task itself requires k time units to complete
- For **n** iterations of task, the execution times:
  - With no pipelining: nk time units
  - With pipelining: k + (n-1) time units
- Speedup of a k-stage pipeline is
  - $-S = nk/[k+(n-1)] \rightarrow = k$  for large n





# **Characteristics Of Pipelining**

- The previous expression is ideal.
- In terms of a CPU, the implementation of pipelining has the effect of reducing the average instruction time, therefore reducing the average CPI.
- **EX**: If each instruction in a microprocessor takes 5 clock cycles (unpipelined) and we have a 4 stage pipeline, the ideal average CPI with the pipeline will be 1.25.

## **RISC Instruction Set Basics (MIPS)**

#### Properties of RISC architectures:

- All operations on data apply to data in registers and typically change the entire register (32-bits or 64-bits).
- The only operations that affect memory are load/store operations. Memory to register, and register to memory.
- Usually instructions are few in number and are typically one size.

# RISC Instruction Set Basics (MIPS) Types of Instructions

#### ALU Instructions (R-type):

- Arithmetic operations, take two registers as operands.
   The result is stored in a third register.
- Logical operations AND OR, XOR, shift

| ор     | op rs  |        | rd     | shamt  | funct  |  |
|--------|--------|--------|--------|--------|--------|--|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |  |

# **R-Type Instruction Example**

add \$3,\$17,\$3

| MEANING | comp    | \$17   | \$18   | \$3    | -      | add     |
|---------|---------|--------|--------|--------|--------|---------|
| Decimal | 0       | 17     | 18     | 3      | 0      | 32      |
| Binary  | 00 0000 | 1 0001 | 1 0010 | 0 0011 | 0 0000 | 10 0000 |
| Hex     | 00      | 11     | 12     | 03     | 00     | 20      |

# RISC Instruction Set Basics (MIPS) Types of Instructions

#### **Immediate Format Instructions (I-type):**

- Usually take a register (base register) as an operand and a 16-bit immediate value. The sum of the two will create the effective address. A second register acts as a source in the case of a load operation.
- In the case of a store operation the second register contains the data to be stored.



# I-Type Instruction Example

#### addi \$8,\$22,-16

| MEANING | addi    | \$22   | \$8    | -16                 |
|---------|---------|--------|--------|---------------------|
| Decimal | 9       | 22     | 8      | -16                 |
| Binary  | 00 1001 | 1 0110 | 0 1000 | 1111 1111 1111 0000 |
| Hex     | 09      | 16     | 08     | FFF0                |

# RISC Instruction Set Basics (MIPS) Types of Instructions

#### Jump Format (J-type)

 Conditional branches are transfers of control. As described before, a branch causes an immediate value to be added to the current program counter.

# R-, I, and J-type format comparison

#### R-type:

|    | ор | rs |      | rt    | rd    | shamt | funct |
|----|----|----|------|-------|-------|-------|-------|
| 31 | 26 | 25 | 21 2 | 20 16 | 15 11 | 10 6  | 5 0   |

#### I-type:

| op rs |    | rt    | offset/immediate |        |
|-------|----|-------|------------------|--------|
| 31    | 26 | 25 21 | 20 1             | 6 15 O |

#### J-type:

| ор |       | target A | ctiva |
|----|-------|----------|-------|
| 31 | 26 25 | C        | )     |

#### **RISC Instruction Set Implementation**

- We first need to look at how instructions in the MIPS instruction set are implemented without pipelining. We'll assume that any instruction of the subset of MIPS can be executed in at most 5 clock cycles.
- The five clock cycles will be broken up into the following steps:
  - Instruction Fetch Cycle
  - Instruction Decode/Register Fetch Cycle
  - Execution Cycle
  - Memory Access Cycle

# **Fetching Instructions (IF)**

- Fetching instructions involves
  - reading the instruction from the Instruction Memory
  - updating the PC to hold the address of the next instruction
  - PC is updated every cycle, so it does not need an explicit write control signal
  - Instruction Memory is read every cycle, so it doesn't need an explicit read control signal



# **Decoding Instructions (ID)**

- Decoding instructions involves
  - sending the fetched instruction's opcode and function field bits to the control unit
  - reading two values from the Register File
    - Register File addresses are contained in the instruction



### **Executing R Format Operations (IE)**

R format operations



- perform the (op and funct) operation on values in rs and rt
- store the result back into the Register File (into location rd)



### **Executing Load and Store Operations (IE)**

#### • Load and store operations involve

- compute memory address by adding the base register (read from the Register File during decode) to the 16-bit signed-extended offset field in the instruction
- store value (read from the Register File during decode) written to the Data Memory
- load value, read from the Data Memory, written to the Register File



# **Executing Branch Operations (IE)**



# Memory Access (MEM) Cycle

- If a <u>load</u>, the effective address computed from the previous cycle is referenced and the memory is read. The actual data transfer to the register does not occur until the next cycle.
- If a store, the data from the register is written to the effective address in memory.

# Write-Back (WB) Cycle

- Occurs with <u>Register-Register ALU</u> instructions or <u>load instructions</u>.
- Simple operation whether the operation is a register-register operation or a memory load operation, the resulting data is written to the appropriate register.

# The single cycle datapath



#### **Single Cycle Datapath with Control Unit**



#### R-type Instruction Data/Control Flow



#### Load Word Instruction Data/Control Flow



#### **Branch Instruction Data/Control Flow**



# The Basic Pipeline For MIPS



# **CPU Pipelining: Example**

- Example : Single-Cycle, non-pipelined execution
  - Total time for 3 instructions: 24 ns



# **CPU Pipelining: Example**

- Single-cycle, pipelined execution
  - Improve performance by increasing instruction throughput
  - Total time for 3 instructions = 14 ns
  - Each instruction adds 2 ns to total execution time
  - Stage time limited by slowest resource (2 ns)
  - Assumptions:
    - Write to register occurs in 1<sup>st</sup> half of clock
    - Read from register occurs in 2<sup>nd</sup> half of clock



## **CPU pipelining: Example**

- Time without pipelining = 24 ns
- Time with pipelining = 14 ns (**not = 24/5**), WHY???
  - Number of instructions is not large
- Let's increase the number of instructions
  - If number of instructions = 1,000,000 instruction, the total time with pipelining = 1,000,000 X 2 ns = 2,000,000 ns
  - Time without pipelining = 1,000,000 X 8ns = 8,000,000 ns
  - The speed up = 4 (increased)

#### The pipelined version of MIPS Datapath

Need registers between stages



#### IF

lw
Instruction fetch



#### ID

lw
Instruction decode



### **EX for Load**





## MEM for Load



### WB for Load

#### There is a BUG here





# **Corrected Datapath for Load**



## The pipelined data path with control signals



# **Control Signals**

|             | Execu      | tion/address<br>contro | s calculation<br>Il lines | ı stage    | Memory access stage control lines |             |              | Write-back stage control lines |               |
|-------------|------------|------------------------|---------------------------|------------|-----------------------------------|-------------|--------------|--------------------------------|---------------|
| Instruction | Reg<br>Dst | ALU<br>Op1             | ALU<br>Op0                | ALU<br>Src | Branch                            | Mem<br>Read | Mem<br>Write | Reg<br>Write                   | Mem to<br>Reg |
| R-format    | 1          | 1                      | 0                         | 0          | 0                                 | 0           | 0            | 1                              | 0             |
| 1 w         | 0          | 0                      | 0                         | 1          | 0                                 | 1           | 0            | 1                              | 1             |
| SW          | X          | 0                      | 0                         | 1          | 0                                 | 0           | 1            | 0                              | Х             |
| beq         | X          | 0                      | 1                         | 0          | 1                                 | 0           | 0            | 0                              | X             |